RTD Embedded Technologies, Inc.
|
www.rtd.com
38
DMx820 User’s Manual
Field
Description
VERSION
FPGA Source Version Identifier
BOARD_RESET
Writing a value of 0xA5A5 to this register resets the board. All internal registers are set to their default values.
Note:
The 82C54 Timer/Counters are not affected by this register
15
0
RESET
W,+0000 0000 0000 0000
Field
Description
RESET
Write 0xA5A5 to reset the board. All other writes are
ignored. Reads will return all zeros.
BRD_STAT
This register contains status information for the board.
15
1
0
Reserved
MSTR
R,+0
R,+N
Field
Description
MSTR
Indicates if the board is PCI master capable based on the
rotary switch and jumper settings.
’0’ = PCI Master
’1’ = Not PCI Master
INT_ENABLE
This register controls which interrupt sources are used to generate a local interrupt.
15
14
13
12
11
10
9
8
FIFO1
FIFO0
PClk3
PClk2
PClk1
PClk0
PWM1
PWM0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
7
6
5
4
3
2
1
0
Reserved
IncEnc1
IncEnc0
Rsvd
82C54
AdvInt1
AdvInt0
R,+00
RW,+0
RW,+0
R,+0
RW,+0
RW,+0
RW,+0
Field
Description
AdvInt0
Interrupt from Advance Interrupt block at 0x0200
’0’ = Interrupt Disabled
’1’ = Interrupt Enabled
AdvInt1
Interrupt from Advance Interrupt block at 0x0240
’0’ = Interrupt Disabled
’1’ = Interrupt Enabled
82C54
Interrupt 82C54 Timer/Counter block at 0x0080
’0’ = Interrupt Disabled
’1’ = Interrupt Enabled