Internal Clock Source (S08ICSV3)
MC9S08QE128 MCU Series Reference Manual, Rev. 1.11
206
Freescale Semiconductor
Figure 11-2. Internal Clock Source (ICS) Block Diagram
11.1.5
Modes of Operation
There are seven modes of operation for the ICS: FEI, FEE, FBI, FBILP, FBE, FBELP, and stop.
11.1.5.1
FLL Engaged Interna
l (FEI)
In FLL engaged internal mode, which is the default mode, the ICS supplies a clock derived from the FLL
which is controlled by the internal reference clock. The BDC clock is supplied from the FLL.
11.1.5.2
FLL Engaged External
(FEE)
In FLL engaged external mode, the ICS supplies a clock derived from the FLL which is controlled by an
external reference clock. The BDC clock is supplied from the FLL.
11.1.5.3
FLL Bypassed Interna
l (FBI)
In FLL bypassed internal mode, the FLL is enabled and controlled by the internal reference clock, but is
bypassed. The ICS supplies a clock derived from the internal reference clock. The BDC clock is supplied
from the FLL.
RDIV
TRIM
/ 2
External Reference
IREFS
Clock
CLKS
n=0-10
/ 2
n
n=0-3
/ 2
n
Internal
Reference
Clock
BDIV
ICSLCLK
ICSOUT
ICSIRCLK
EREFS
RANGE
EREFSTEN
HGO
IREFSTEN
ICSERCLK
Internal Clock Source Block
ICSFFCLK
ERCLKEN
IRCLKEN
DCOOUT
DCOL
DCOM
DCOH
Filter
DRS
LP
FLL
DMX32
FTRIM
DRST IREFST CLKST OSCINIT
ICSDCLK
Summary of Contents for MC9S08QE128
Page 2: ......
Page 4: ......
Page 320: ...Development Support MC9S08QE128 MCU Series Reference Manual Rev 2 320 Freescale Semiconductor ...