
R01UH0336EJ0102 Rev.1.02
Page 682 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(4)
Register settings
(a)
TAUJnCMORm
(b)
TAUJnCMURm
(c)
Channel output mode
This function does not use any channel output mode. However, channel output
mode is available in independent channel output mode controlled by software.
For details, see Section 14.8, Channel Output Modes.
(d)
Simultaneous rewrite
The simultaneous rewrite registers (TAUJnRDE and TAUJnRDM) cannot be
used with the TAUJnTTINm Input Position Detection Function. Therefore,
these registers should be set to 0.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUJnCKS
[1:0]
TAUJnCCS
[1:0]
TAUJ
nMAS
TAUJnSTS[2:0]
TAUJnCOS
[1:0]
-
TAUJnMD[4:1]
TAUJn
MD0
Table 14-34
TAUJnCMORm Settings for TAUJnTTINm Input Position Detection
Function
Bit Name
Setting
TAUJnCKS[1:0]
Selects a sampling clock
00: Prescaler output CK0
01: Prescaler output CK1
10: Prescaler output CK2
11: Prescaler output CK3
TAUJnCCS[1:0]
00: Sampling clock is used as a count clock
TAUJnMAS
0: Unused. Set to 0
TAUJnSTS[2:0]
001: Valid edge of the TAUJnTTINm input signal is used as
an external capture trigger
TAUJnCOS[1:0]
01: Set this value.
TAUJnMD[4:1]
1011: Count capture mode
TAUJnMD0
0: INTTAUJnIm is not generated at the beginning of operation
1: INTTAUJnIm is generated at the beginning of operation
7
6
5
4
3
2
1
0
-
TAUJnTIS[1:0]
Table 14-35
TAUJnCMURm Settings for TAUJnTTINm Input Position Detection
Function
Bit Name
Setting
TAUJnTIS[1:0]
00: Falling edge detection
01: Rising edge detection
10: Rising and falling edge detection