
R01UH0336EJ0102 Rev.1.02
Page 669 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(4)
Register settings
(a)
TAUJnCMORm
(b)
TAUJnCMURm
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUJnCKS
[1:0]
TAUJnCCS
[1:0]
TAUJ
nMAS
TAUJnSTS[2:0]
TAUJnCOS
[1:0]
-
TAUJnMD[4:1]
TAUJn
MD0
Table 14-26
TAUJnCMORm Settings for TAUJnTTINm Input Signal Width
Measurement Function
Bit Name
Setting
TAUJnCKS[1:0]
Selects the sampling clock
00: Prescaler output CK0
01: Prescaler output CK1
10: Prescaler output CK2
11: Prescaler output CK3
TAUJnCCS[1:0]
00: Sampling clock is used as a count clock.
TAUJnMAS
0: Unused. Set to 0.
TAUJnSTS[2:0]
010: Valid edge of TAUJnTTINm input signal is used as an
external start trigger and the reverse edge as a stop
trigger
TAUJnCOS[1:0]
See Table 14-25, Effects of Overflow
TAUJnMD[4:1]
0110: Capture & one-count mode
TAUJnMD0
0: Disables the start trigger during operation.
7
6
5
4
3
2
1
0
-
TAUJnTIS[1:0]
Table 14-27
TAUJnCMURm Settings for TAUJnTTINm Input Signal Width
Measurement Function
Bit Name
Setting
TAUJnTIS[1:0]
10: Rising and falling edge detection
(low width measurement)
11: Rising and falling edge detection
(high width measurement)