
R01UH0336EJ0102 Rev.1.02
Page 561 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(4)
Register settings for master channels
(a)
TAUBnCMORm for master channels
(b)
TAUBnCMURm for master channels
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUBnCKS
[1:0]
TAUBnCCS
[1:0]
TAUB
nMAS
TAUBnSTS[2:0]
TAUBnCOS
[1:0]
-
TAUBnMD[4:1]
TAUBn
MD0
Table 13-98
TAUBnCMORm Settings for Master Channels of Triangle PWM Output
Function
Bit Name
Setting
TAUBnCKS[1:0]
00: Prescaler output CK0
01: Prescaler output CK1
10: Prescaler output CK2
11: Prescaler output CK3
TAUBnCKS[1:0] bits of master and slave channels should have
the same value.
TAUBnCCS[1:0]
00: Uses an operation clock as a count clock.
TAUBnMAS
1: Master channel
TAUBnSTS[2:0]
000: Triggers the counter by software.
TAUBnCOS[1:0]
00: Unused. Set to 00.
TAUBnMD[4:1]
0000: Interval timer mode
TAUBnMD0
0: INTTAUBnIm is not generated and TAUBnTTOUTm is not
toggled at the beginning of operation.
1: INTTAUBnIm is generated and TAUBnTTOUTm is toggled
at the beginning of operation.
7
6
5
4
3
2
1
0
-
TAUBnTIS[1:0]
Table 13-99
TAUBnCMURm Settings for Master Channels of Triangle PWM Output
Function
Bit Name
Setting
TAUBnTIS[1:0]
00: Unused. Set to 00.