![Renesas RL78/G1H User Manual Download Page 496](http://html.mh-extra.comrl78-g1h_user-manual_1440449496.png)
CHAPTER 15 SERIAL INTERFACE IICA
Page 478 of 920
15.5.17 Timing of I
2
C interrupt request (INTIICAn) occurrence
The timing of transmitting or receiving data and generation of interrupt request signal INTIICAn, and the value of
the IICA status register n (IICSn) when the INTIICAn signal is generated are shown below.
Remark 1.
ST:
Start condition
AD6 to AD0: Address
R/W:
Transfer direction specification
ACK:
Acknowledge
D7 to D0:
Data
SP:
Stop condition
Remark 2.
n = 0, 1
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...