Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
274
Address offset
: 0x64
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_START_DET
R
Bit
Name
Access Reset Description
31:1 RSVD
N/A
-
Reserved
0
CLR_START_DET R
0x0
Read this register to clear the
START_DET
interrupt (bit 10)
of the IC_RAW_INTR_STAT
register.
13.3.2.27
IC_CLR_GEN_CALL
Name:
Clear GEN_CALL Interrupt Register
Size:
32 bits
Address offset
: 0x68
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_GEN_CALL
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_GEN_CALL R
0x0
Read this register to clear the
GEN_CALL
interrupt (bit 11)
of the IC_RAW_INTR_STAT
register.
13.3.2.28
IC_ENABLE
Name:
I
2
C Enable Register
Size:
32 bits
Address offset
: 0x6C
Read/write access
: read/write
31
30
29
…
4
3
2
1
0
RSVD
ABORT
ENABLE
R/W
R/W
Bit
Name
Access Reset Description
31:2
RSVD
N/A
-
Reserved
1
ABORT
R/W
Abort I
2
C current transfer without flush Tx/Rx FIFO
0
ENABLE
R/W
0x0
Controls whether the I
2
C is enabled.
0: Disables I
2
C (Tx and Rx FIFOs are held in an erased state)
1: Enables I
2
C
Software can disable I
2
C while it is active. However, it is important that care be taken to ensure
that I
2
C is disabled properly.
When I
2
C is disabled, the following occurs:
The Tx FIFO and Rx FIFO get flushed.
Status bits in the IC_INTR_STAT
register are still active until I
2
C goes into IDLE state.
13.3.2.29
IC_STATUS
Name:
I
2
C Status Register
Size:
32 bits
Address offset
: 0x70
Read/write access
: read-only
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03