Power Application Controller
®
-80-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
9.20.2 SOC.CFGAIO1
Register 9-2 SOC.CFGAIO1 (AIO1 Configuration, 07h)
BIT
NAME
ACCESS
RESET
IO MODE
DIFFAMP MODE
7:6
RFU
R
00b
Reserved
Reserved
5:4
OPT1
RW
0b
OPT1
: AIO1 IO Option:
00b: Input
01b: Hi-Z
10b: Open-drain output
11b: Hi-Z
HP10PREN:
HPROT10 PR Protection enable:
0b: HP10 output to PR disabled
1b: HP10 output to PR enabled
RW
0b
LP10PREN:
LPROT10 PR Protection enable:
0b: LP10 output to PR disabled
1b: LP10 output to PR enabled
3
POL1
RW
0b
If
CFGAIO1.OPT1
= 00b, AIO1
input polarity setting.
If
CFGAIO1.OPT1
= 10b, AIO1
output polarity setting:
0b: active high
1b: active low
OS10EN:
Differential Amplifier Offset:
0b: Offset disabled
1b: Offset enabled, input signal shifted by V
REF
/2
2
MUX1
RW
0b
MUX1
: AIO1 Digital MUX:
000b: DATAIO1
001b: DB1
010b: DB2
011b: DB3
100b: DB4
101b: DB5
110b: DB6
111b: DB7
CAL10EN:
Differential Amplifier Offset Calibration:
0b: disabled
1b: enabled
1:0
RW
00b
HP10EN:
HP10 Comparator setting:
00b: Disabled
01b: Enabled with 1µs blanking time
10b: Enabled with 2µs blanking time
11b: Enabled with 4µs blanking time