© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
User manual
Rev. 01 — 15 August 2005
29
Philips Semiconductors
UM10139
Volume 1
Chapter 3: System Control Block
3.8.2 PLL
Control
register (PLL0CON - 0xE01F C080, PLL1CON -
0xE01F C0A0)
The PLLCON register contains the bits that enable and connect the PLL. Enabling the
PLL allows it to attempt to lock to the current settings of the multiplier and divider values.
Connecting the PLL causes the processor and all chip functions to run from the PLL
output clock. Changes to the PLLCON register do not take effect until a correct PLL feed
sequence has been given (see
Section 3.8.7 “PLL Feed register (PLL0FEED -
0xE01F C08C, PLL1FEED - 0xE01F C0AC)”
and
Section 3.8.3 “PLL Configuration
register (PLL0CFG - 0xE01F C084, PLL1CFG - 0xE01F C0A4)” on page 30
Fig 9.
PLL block diagram
CD
/2P
CLOCK
SYNCHRONIZATION
PD
CCLK
PLLC
PLOCK
F
OSC
PLLE
PHASE-
FREQUENCY
DETECTOR
Bypass
MSEL[4:0]
CD
MSEL<4:0>
F
OUT
DIV-BY-M
CCO
F
CCO
0
0
PSEL[1:0]
Direct
1
0
0
1
0
1
PD
PD