![Omron CJ1G-CPUxx Instructions Manual Download Page 205](http://html1.mh-extra.com/html/omron/cj1g-cpuxx/cj1g-cpuxx_instructions-manual_742491205.webp)
184
Sequence Output Instructions
Section 3-4
3-4-8
SINGLE BIT OUTPUT: OUTB(534)
Purpose
OUTB(534) outputs the status of the instruction’s execution condition to the
specified bit. OUTB(534) can control a bit in the DM Area or EM Area, unlike
OUT.
This instruction is supported by the CS1-H, CJ1-H, CJ1M, and CS1D CPU
Units only.
Ladder Symbols
Variations
Note Immediate refreshing is not supported by the CS1D CPU Units.
Applicable Program Areas
Operands
D: Word Address
Specifies the word containing the bit to be controlled.
N: Beginning Bit
Specifies the bit to be controlled. N must be #0000 to #000F (&0 to &15).
Operand Specifications
OUTB(534)
D
N
D: Word address
N: Bit number
Variations
Executed Each Cycle for ON Condition
OUTB(534)
Executed Once for Upward Differentiation
@OUTB(534)
Executed Once for Downward Differentiation Not supported
Immediate Refreshing Specification (See note.)
!OUTB(534)
Block program areas
Step program areas
Subroutines
Interrupt tasks
Not allowed
OK
OK
OK
Area
D
N
CIO Area
CIO 0000 to CIO 6143
Work Area
W000 to W511
Holding Bit Area
H000 to H511
Auxiliary Bit Area
A448 to A959
A000 to A959
Timer Area
T0000 to T4095
Counter Area
C0000 to C4095
DM Area
D00000 to D32767
EM Area without bank
E00000 to E32767
EM Area with bank
En_00000 to En_32767
(n = 0 to C)
Indirect DM/EM addresses in
binary
@ D00000 to @ D32767
@ E00000 to @ E32767
@ En_00000 to @ En_32767
(n = 0 to C)
Indirect DM/EM addresses in
BCD
*D00000 to *D32767
*E00000 to *E32767
*En_00000 to *En_32767
(n = 0 to C)
Constants
---
#0000 to #000F (binary)
or &0 to &15
Data Registers
DR0 to DR15
Summary of Contents for CJ1G-CPUxx
Page 3: ...iv N o t i c e ...
Page 5: ...vi ...
Page 21: ...xxii Conformance to EC Directives 6 ...
Page 35: ......
Page 1131: ...1110 CJ series Instruction Execution Times and Number of Steps Section 4 2 ...