![Omron CJ1G-CPUxx Instructions Manual Download Page 180](http://html1.mh-extra.com/html/omron/cj1g-cpuxx/cj1g-cpuxx_instructions-manual_742491180.webp)
159
Sequence Input Instructions
Section 3-3
3-3-10 Operation Timing for I/O Instructions
The following chart shows the differences in the timing of instruction opera-
tions for a program configured from LD and OUT.
3-3-11 TR Bits
TR bits are used to temporarily retain the ON/OFF status of execution condi-
tions in a program when programming in mnemonic code. They are not used
when programming directly in ladder program form because the processing is
automatically executed by the Peripheral Device. The following diagram
shows a simple application using two TR bits.
!
↑
↑
↓
!
!
↓
↑
↓
!
↑
!
!
↓
!
!
!
!
!
!
Input
received
CPU
processing
Instruction execution
I/O refreshing
Input
received
Input
received
Input
received
Input
received
Input
received
Input
received
Input
received
Input received
Input
received
Input
received
Input
received
Summary of Contents for CJ1G-CPUxx
Page 3: ...iv N o t i c e ...
Page 5: ...vi ...
Page 21: ...xxii Conformance to EC Directives 6 ...
Page 35: ......
Page 1131: ...1110 CJ series Instruction Execution Times and Number of Steps Section 4 2 ...