Chapter 36 Nexus Development Interface (NDI)
MPC5602P Microcontroller Reference Manual, Rev. 4
910
Freescale Semiconductor
selects a resource to be accessed as a data register (DR) during the TAP controller Capture-DR, Shift-DR
and Update-DR states.
Figure 36-12. e200z0h OnCE Controller and Serial Interface
36.12.5.1 e200z0h OnCE Status Register
Status information regarding the state of the e200z0h CPU is latched into the OnCE Status register when
the OnCE controller state machine enters the Capture-IR state. When OnCE operation is enabled, this
information is provided on the
j_tdo
output in serial fashion when the Shift_IR state is entered following
a Capture-IR. Information is shifted out least significant bit first.
MCLK
ERR
CHKSTOP
RESET
HALT
STOP
DEBUG
WAIT
0
1
0
1
2
3
4
5
6
7
8
9
Figure 36-13. OnCE Status Register
OnCE COMMAND REGISTER
TDI
TCLK
STATUS AND CONTROL
REGISTERS
TDO
MODE SELECT
OnCE DECODER
REG WRITE
REG READ
.
.
.
.
CPU CONTROL/STATUS
UPDATE
.