Chapter 29 Wakeup Unit (WKPU)
MPC5602P Microcontroller Reference Manual, Rev. 4
786
Freescale Semiconductor
29.5.2
Non-Maskable Interrupts
The Wakeup Unit supports one non-maskable interrupt, which is allocated to pin 1.
The Wakeup Unit supports the generation of three types of interrupts from the NMI input to the device.
The Wakeup Unit supports the capturing of a second event per NMI input before the interrupt is cleared,
thus reducing the chance of losing an NMI event.
Each NMI passes through a bypassable analog glitch filter.
NOTE
Glitch filter control and pad configuration should be done while the NMI is
disabled in order to avoid erroneous triggering by glitches caused by the
configuration process itself.
Figure 29-3. NMI pad diagram
29.5.2.1
NMI management
The NMI can be enabled or disabled using the single NCR register laid out to contain all configuration bits
for an NMI in a single byte (see
). The pad defined as an NMI can be configured by the user
Glitch Filter
Edge Detect
Flag
Overrun
Destination
NM
I
cr
itic
al IRQ
ma
chine chec
k
CPU
NDSS
NREE
NF
EE
NFE
NMI Configuration Register (NCR)