![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 669](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898669.webp)
Chapter 25 FlexPWM
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
669
25.6.3.15 Output Trigger Control register (TCTRL)
Address: Base + 0x0020 (Submodule 0)
Base + 0x0070 (Submodule 1)
Base + 0x00C0 (Submodule 2)
Base + 0x0110 (Submodule 3)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
OUT_TRIG_EN[5:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 25-17. Output Trigger Control register (TCTRL)
Table 25-11. TCTRL field descriptions
Field
Description
10:15
OUT_TRIG_EN[5:0]
Output Trigger Enables
These bits enable the generation of OUT_TRIG0 and OUT_TRIG1 outputs based on the
counter value matching the value in one or more of the VAL0-5 registers where
OUT_TRIG_EN[0] refers to VAL0, OUT_TRIG_EN[1] refers to VAL1 and so on.
VAL0, VAL2, and VAL4 are used to generate OUT_TRIG0 and VAL1, VAL3, and VAL5 are
used to generate OUT_TRIG1. The OUT_TRIGx signals are only asserted as long as the
counter value matches the VALx value, therefore as many as six triggers can be generated
(three each on OUT_TRIG0 and OUT_TRIG1) per PWM cycle per submodule.
0 OUT_TRIGx will not set when the counter value matches the VALx value.
1 OUT_TRIGx will set when the counter value matches the VALx value.