![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 604](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898604.webp)
Chapter 23 Analog-to-Digital Converter (ADC)
MPC5602P Microcontroller Reference Manual, Rev. 4
604
Freescale Semiconductor
23.4.6
Conversion Timing Registers
CTR[0]
CTR0 = associated to internal precision channels (from 0 to 15)
23.4.7
Mask registers
23.4.7.1
Introduction
The Mask registers are used to program the 16 input channels that are converted during Normal and
Injected conversion.
23.4.7.2
Normal Conversion Mask Registers (NCMR[0])
NCMR0 = Enable bits of normal sampling for channel 0 to 15 (precision channels)
Address: Base + 0x0094 (CTR0)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
INPLA
T
CH
0
OFFSHIFT
0
INPCMP
0
INPSAMP
W
Reset
0
0
0
0
0
0
1
0
0
0
0
0
0
1
0
1
Figure 23-18. Conversion Timing Registers CTR[0]
Table 23-17. CTR field descriptions
Field
Description
INPLATCH
Configuration bit for latching phase duration
OFFSHIFT
Configuration for offset shift characteristic
00 No shift (that is the transition between codes 000h and 001h) is reached when the A
VIN
(analog input voltage) is equal to 1 LSB.
01 Transition between code 000h and 001h is reached when the A
VIN
is equal to1/2 LSB
10 Transition between code 00h and 001h is reached when the A
VIN
is equal to 0
11 Not used
Note:
Available only on CTR0
INPCMP
Configuration bits for comparison phase duration
INPSAMP
Configuration bits for sampling phase duration