![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 303](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898303.webp)
Chapter 16 Internal Static RAM (SRAM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
303
Chapter 16
Internal Static RAM (SRAM)
16.1
Introduction
The general-purpose SRAM has a size of 20 KB.
The SRAM provides the following features:
•
SRAM can be read/written from any bus master
•
Byte, halfword, word and doubleword addressable
•
Single-bit correction and double-bit error detection
16.2
SRAM operating mode
The SRAM has only one operating mode. No standby mode is available.
16.3
Module memory map
The SRAM occupies up to 20 KB of address space.
shows the SRAM memory map.
16.4
Register descriptions
The SRAM has no registers. Registers associated with the ECC are located in the ECSM. See
Section 15.4.2.9, “ECC registers
.
16.5
SRAM ECC mechanism
The SRAM ECC detects the following conditions and produces the following results:
•
Detects and corrects all 1-bit errors
•
Detects and flags all 2-bit errors as non-correctable errors
•
Detects 39-bit reads (32-bit data bus plus the 7-bit ECC) that return all zeros or all ones, asserts an
error indicator on the bus cycle, and sets the error flag
SRAM does not detect all errors greater than 2 bits.
Table 16-1. SRAM operating modes
Mode
Configuration
Normal (functional)
Allows reads and writes of SRAM
Table 16-2. SRAM memory map
Address
Use
0x4000_0000 (Base)
20 KB RAM