![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 179](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898179.webp)
Chapter 8 Reset Generation Module (MC_RGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
179
•
bidirectional reset behavior configuration
•
boot mode capture on RESET_B deassertion
8.1.3
Reset Sources
The different reset sources are organized into two families: ‘destructive’ and ‘functional’.
•
A ‘destructive’ reset source is associated with an event related to a critical - usually hardware -
error or dysfunction. When a ‘destructive’ reset event occurs, the full reset sequence is applied to
the device starting from PHASE0. This resets the full device ensuring a safe start-up state for both
digital and analog modules. ‘Destructive’ resets are
— power-on reset
— 1.2V low-voltage detected
— software watchdog timer
— 2.7V low-voltage detected (VREG)
— 2.7V low-voltage detected (flash)
— 2.7V low-voltage detected (I/O)
— comparator error
•
A ‘functional’ reset source is associated with an event related to a less-critical - usually
non-hardware - error or dysfunction. When a ‘functional’ reset event occurs, a partial reset
sequence is applied to the device starting from PHASE1. In this case, most digital modules are reset
normally, while analog modules or specific digital modules’ (e.g., debug modules, flash modules)
state is preserved. ‘Functional’ resets are
— external reset
— JTAG initiated reset
— core reset
— software reset
— checkstop reset
— PLL0 fail
— oscillator frequency lower than reference
— CMU0 clock frequency higher/lower than reference
— 4.5V low-voltage detected
— code or data flash fatal error
— PLL1 fail
When a reset is triggered, the MC_RGM state machine is activated and proceeds through the different
phases (i.e., PHASEn states). Each phase is associated with a particular device reset being provided to the
system. A phase is completed when all corresponding phase completion gates from either the system or
internal to the MC_RGM are acknowledged. The device reset associated with the phase is then released,
and the state machine proceeds to the next phase up to entering the IDLE phase. During this entire process,
the MC_ME state machine is held in RESET mode. Only at the end of the reset sequence, when the IDLE
phase is reached, does the MC_ME enter the DRUN mode.