
Memory Protection Unit (MPU)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
18-9
18.3.2.4.2
MPU Region Descriptor n, Word 1 (MPU_RGDn.Word1)
The second word of the MPU region descriptor defines the 31-modulo-32 byte end address of the memory
region. Writes to this word clear the region descriptor’s valid bit.
18.3.2.4.3
MPU Region Descriptor n, Word 2 (MPU_RGDn.Word2)
The third word of the MPU region descriptor defines the access control rights of the memory region. The
access control privileges are dependent on two broad classifications of bus masters. Bus masters 0–3 are
Offset: MP 0x400 + (16*n) + 0x0 (MPU_RGDn.Word0)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
SRTADDR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
SRTADDR
0
0
0
0
0
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
Figure 18-6. MPU Region Descriptor, Word 0 Register (MPU_RGDn.Word0)
Table 18-6. MPU_RGDn.Word0 Field Descriptions
Field
Description
SRTADDR Start Address. This field defines the most significant bits of the 0-modulo-32 byte start address of the memory
region.
Offset: MP 0x400 + (16*n) + 0x4 (MPU_RGDn.Word1)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ENDADDR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ENDADDR
1
1
1
1
1
W
Reset
–
–
–
–
–
–
–
–
–
–
–
1
1
1
1
1
Figure 18-7. MPU Region Descriptor, Word 1 Register (MPU_RGDn.Word1)
Table 18-7. MPU_RGDn.Word1 Field Descriptions
Field
Description
ENDADDR End Address. This field defines the most significant bits of the 31-modulo-32 byte end address of the memory
region. There are no hardware checks to verify that ENDADDR > SRTADDR; the software must properly load these
region descriptor fields.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...