
Nexus Development Interface (NDI)
PXN20 Microcontroller Reference Manual, Rev. 1
36-96
Freescale Semiconductor
NOTE
Set the OVC bits within the DC1 register to delay the CPU to alleviate (but
not eliminate) potential overrun situations.
Error information is messaged out in the following format (see
:
Figure 36-77. Error Message Format
36.7.9.4.4
Watchpoint Timing Diagram (2 MDO/1 MSEO Configuration)
Figure 36-78. Watchpoint Message and Watchpoint Error Message
36.7.9.5
Read/Write Access to Memory-Mapped Resources
The read/write access feature allows access to memory-mapped resources via the JTAG/OnCE port. The
read/write mechanism supports single as well as block reads and writes to e200z0 system bus resources.
The module is capable of accessing resources on the e200z0 system bus, with multiple
configurable priority levels. Memory-mapped registers and other non-cached memory can be accessed via
the standard memory map settings.
All accesses are setup and initiated by the read/write access control/status register (RWCS), as well as the
read/write access address (RWA) and read/write access data registers (RWD).
Using the read/write access registers (RWCS/RWA/RWD), memory-mapped e200z0 system bus resources
can be accessed through . The following subsections describe the steps required to access
memory-mapped resources.
NOTE
Read/write access can only access memory mapped resources when system
reset is de-asserted.
ECODE (00110 / 01000)
MSB
LSB
1
2
SRC
TCODE (001000)
3
6 bits
4 bits
5 bits
Fixed length = 15 bits
MDO[1:0]
WPM:
MCKO
MSEO
TCODE = 15
Source Processor = 0b00
Watchpoint Number = 2
11
00
00
10
00
00
00
10
00
00
10
01
00
Error:
TCODE = 8
Source Processor = 0b00
Error Code = 6 (Queue Overrun – WPM Only)
Error
Watchpoint
11
Note: This is representative only. The PXN20 supports only Full-Port Mode with 12 MDO pins.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...