
Analog-to-Digital Converter (ADC)
PXN20 Microcontroller Reference Manual, Rev. 1
34-48
Freescale Semiconductor
34.4.4
Presampling
Presampling allows to precharge or discharge the ADC internal capacitor before it starts
sampling/conversion of the analog input coming from pads. This is useful in the reset information (offset
cancellation) regarding the last converted data. During presampling, the analog ADC samples the
internally generated voltage. During sampling, the analog ADC samples analog input coming from pads.
Presampling can be enabled/disabled on a channel basis by setting the corresponding bits in the PSR
n
registers.
After enabling the presampling for a channel, the normal sequence of operation for that channel is
Presa Sa Conversion. Sampling of the channel can be bypassed by setting the
PRECONV bit in the PSCR register. When sampling of a channel is bypassed, the sampled data of internal
voltage in the presampling state is converted.
Figure 34-45. Presampling Sequence
Figure 34-46. Presampling Sequence with PRECONV = 1
Figure 34-47. Presampling Sequence with PREONCE = 0
Figure 34-48. Presampling Sequence with PRECONV = 1 and PREONCE = 0
Sample B
Convert B
Presample C
Sample C
Convert C
Convert D
Sample D
Sample E
Presample D
Presampling is enabled in Channels C and D. For Channel B, the total clock conversion cycles = (S) + (C).
For Channels C and D, the total clock conversion cycles = (P) + (S) + (C).
Sample B
Convert B
Presample C
Convert C
Presample D
Convert E
Sample E
Convert D
Presampling is enabled in Channels C and D, but sampling is bypassed in these channels by setting
PRECONV = 1 in the PREREG register. For Channels C and D, the total clock conversion cycles = (P) + (C).
Sample B
Convert B
Presample C
Sample C
Convert C
Sample E
Convert D
Sample D
Presampling is enabled in Channels C and D, but Presampling is done once,
as PREONCE = 0 in the PREREG register.
Sample B
Convert B
Presample C
Convert C
Sample D
Convert E
Sample E
Convert D
Presampling is enabled in Channels C and D. PREONCE = 0 and PRECONV = 1 in the PREREG register.
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...