NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
102 of 345
Bit
Symbol
Access
Value
Description
11: Enable pull down
3:2
SCL_PUPD
rw
0x00
Enables pull up/down functionality on SCL
10: Enable pull up
11: Enable pull down
1
SDA_SLEW
rw
0x00
1: Enables SDA slew rate
0
SCL_SLEW
rw
0x00
1: Enables SCL slew rate
Table 111. PCR_ANA_TX_STANDBY_REG (address offset 0xA8)
Bit
Symbol
Access
Value
Description
31:5
RESERVED
rw
0x00
Reserved
4
TX_GSN_SRC_SEL
rw
0x00
Source of GSN value (0… PCR, 1… CLIF)
3:0
TX_GSN_CW_SB
rw
0x00
GSN Value for standby mode
Table 112. PCR_ANA_TXPROT_REG (address offset 0xAC)
Bit
Symbol
Access
Value
Description
31:5
RESERVED
rw
0x00
Reserved
4
RX_PROT_IDDQ
rw
0x00
1: Set RX protection to power down for Iddq
measurement
3
TXPROT_ENABLE_AUTO_
FREEZE
rw
0x00
Enable automatic freeze during typeB demodulation:
typeB_det =1 -> freeze; else -> no freeze
2
TXPROT_LIM_FREEZE
rw
0x00
Freeze limiter impedance, active high
1
TXPROT_PD_VREF
rw
p
Power down reference voltage generation for tx-prot
0
TXPROT_ENABLE
rw
0x01
1: Enables tx protection
0: Disables tx protection
Table 113. PCR_SPIM_REG (address offset 0xB4)
Bit
Symbol
Access
Value
Description
31:20
RESERVED
rw
0x00
Reserved
19
SPIM_NSS1_EN
rw
0x00
SPIM master second slave enabled: slave 1, slave 0
enabled by default.
1: slave 1 enabled
0: slave 0 enabled
18
SPIM_MOSI_EN_OUT
rw
0x00
SW control for SPIM_MOSI ECS when
SPIM_SW_ENABLE='1'
1: SPIM MOSI enabled as output
17
SPIM_MISO_EN_OUT
rw
0x00
SW control for SPIM_MISO ECS when
SPIM_SW_ENABLE='1'
1: SPIM MISO enabled as output