![NXP Semiconductors MWCT101 S Series Reference Manual Download Page 1174](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_17222101174.webp)
Field
Function
HWINVC
0b - A hardware trigger does not activate the INVCTRL register synchronization.
1b - A hardware trigger activates the INVCTRL register synchronization.
18
HWOM
Output mask synchronization is activated by a hardware trigger
0b - A hardware trigger does not activate the OUTMASK register synchronization.
1b - A hardware trigger activates the OUTMASK register synchronization.
17
HWWRBUF
MOD, HCR, CNTIN, and CV registers synchronization is activated by a hardware trigger
0b - A hardware trigger does not activate MOD, HCR, CNTIN, and CV registers synchronization.
1b - A hardware trigger activates MOD, HCR, CNTIN, and CV registers synchronization.
16
HWRSTCNT
FTM counter synchronization is activated by a hardware trigger
0b - A hardware trigger does not activate the FTM counter synchronization.
1b - A hardware trigger activates the FTM counter synchronization.
15-13
—
Reserved
12
SWSOC
Software output control synchronization is activated by the software trigger
0b - The software trigger does not activate the SWOCTRL register synchronization.
1b - The software trigger activates the SWOCTRL register synchronization.
11
SWINVC
Inverting control synchronization is activated by the software trigger
0b - The software trigger does not activate the INVCTRL register synchronization.
1b - The software trigger activates the INVCTRL register synchronization.
10
SWOM
Output mask synchronization is activated by the software trigger
0b - The software trigger does not activate the OUTMASK register synchronization.
1b - The software trigger activates the OUTMASK register synchronization.
9
SWWRBUF
MOD, HCR, CNTIN, and CV registers synchronization is activated by the software trigger
0b - The software trigger does not activate MOD, HCR, CNTIN, and CV registers synchronization.
1b - The software trigger activates MOD, HCR, CNTIN, and CV registers synchronization.
8
SWRSTCNT
FTM counter synchronization is activated by the software trigger
0b - The software trigger does not activate the FTM counter synchronization.
1b - The software trigger activates the FTM counter synchronization.
7
SYNCMODE
Synchronization Mode
Selects the PWM Synchronization mode.
0b - Legacy PWM synchronization is selected.
1b - Enhanced PWM synchronization is selected.
6
—
Reserved
5
SWOC
SWOCTRL Register Synchronization
0b - SWOCTRL register is updated with its buffer value at all rising edges of FTM input clock.
1b - SWOCTRL register is updated with its buffer value by the PWM synchronization.
4
INVC
INVCTRL Register Synchronization
0b - INVCTRL register is updated with its buffer value at all rising edges of FTM input clock.
1b - INVCTRL register is updated with its buffer value by the PWM synchronization.
3
—
Reserved
2
CNTINC
CNTIN Register Synchronization
0b - CNTIN register is updated with its buffer value at all rising edges of FTM input clock.
1b - CNTIN register is updated with its buffer value by the PWM synchronization.
1
—
Reserved
0
Hardware Trigger Mode
Memory map and register definition
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
1174
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...