![NXP Semiconductors MSC8113 Reference Manual Download Page 280](http://html1.mh-extra.com/html/nxp-semiconductors/msc8113/msc8113_reference-manual_1721628280.webp)
MSC8113 Reference Manual, Rev. 0
9-20
Freescale Semiconductor
Extended Core
ICACR
Instruction Cacheable Area Control Register
0x00F0FF30
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
—
—
—
—
EN
REV
SIZE
—
—
—
—
—
—
—
—
Type
R/W
Reset
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
0
Table 9-8. ICACR Bit Descriptions
Name
Reset
Description
Settings
—
0–4
0
Reserved. Write to zero for future compatibility.
EN
5
1
Enable Area Operation
Enables/disables the area operation.
0
Disabled.
1
Enabled.
REV
6
1
Reverse Cacheable Area
Determines whether the cacheable area is inside or
outside the area definition.
0
Cacheable area is inside the area
definition.
1
Cacheable area is outside the area
definition.
SIZE
7
0
Size Indication
Sets the size to the 64 KB minimum or sets it to a
different size.
0
Size is other than 64 KB.
1
Size is 64 KB.
—
8–15
0
Reserved. Write to zero for future compatibility.
ICABR
Instruction Cacheable Area Base Register
0x00F0FF32
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Area Base[15-0]
Type
R/W
Reset
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
Table 9-9. ICABR Bit Descriptions
Name
Reset
Description
Area Base
0–15
0x0080
Area Base Address
The base address for the area defining the cacheable area. The range below the 16 MB address
(0x00000000–0x00FFFFFF) is defined as not cacheable.
IFUR
Instruction Fetch Unit Configuration Register
0x00F0FF60
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
—
—
—
—
—
—
—
—
—
—
PFOFF
—
SIZE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
Boot
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...