
UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
57 of 268
NXP Semiconductors
UM10413
MPT612 User manual
To summarize: on the MPT612, the wake-up timer enforces a minimum reset duration
based on the crystal oscillator, and is activated whenever there is a wake-up from
Power-down mode or any type of reset.
10.13 Code
security vs. debugging
Applications in development typically need the debugging and tracing facilities in the
MPT612. Later in the life cycle of an application, it can be more important to protect the
application code from observation by hostile or competitive eyes. The Code Read
Protection feature on the MPT612 allows an application to control whether it can be
debugged or protected from observation.
Details on the way Code Read Protection works can be found in
11. Pin configuration
11.1 Pinout
Fig 16. LQFP48 pin configuration
MPT612FBD48
PIO19/MAT1_2/MISO1
PIO11/CTS1/CAP1_1/AD4
PIO20/MAT1_3/MOSI1
PIO10/RTS1/CAP1_0/AD3
PIO21/SSEL1/MAT3_0
PVCURRENTSENSE
V
DD(RTC)
PVVOLTSENSEBOOST
V
DDC
PVVOLTSENSEBUCK
RST
GNDADC
GND
PIO9/RXD1/PWMOUT2
PIO27/TRST
PIO8/TXD1/PWMOUT1
PIO28/TMS
PWMOUT0
PIO29/TCK
JTAGSEL
XTAL1
RTCK
XTAL2
RTCX2
PIO18/CAP1_3/SDA1
PIO17/CAP1_2/SCL1
PIO16/EINT0
PIO15/RI1/EINT2
PIO14/DCD1/SCK1/EINT1
GND
V
DD(ADC)
PIO13/DTR1/MAT1_1
V
DD(IO)
PIO26/AD7
PIO25/AD6
PIO12/DSR1/MAT1_0/AD5
PIO0/TXD0/MAT3_1
PIO1/RXD0/MAT3_2
PIO30/TDI/MAT3_3
PIO31/TDO
V
DD(IO)
PIO2/SCL0
GND
RTCX1
PIO3/SDA0
PIO4/SCK0
PIO5/MISO0
PIO6/MOSI0
001aam091
1
2
3
4
5
6
7
8
9
10
11
12
36
35
34
33
32
31
30
29
28
27
26
25
13
14
15
16
17
18
19
20
21
22
23
48
47
46
45
44
43
42
41
40
39
38
37
24