UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
41 of 268
NXP Semiconductors
UM10413
MPT612 User manual
“Register description” on page 62
) and enabled in register VICIntEnable (see
) can cause interrupts from the External Interrupt function
(though pins selected for other functions can cause interrupts from those functions).
Remark:
Software must only change a bit in this register if its interrupt is disabled in
register VICIntEnable, and must write the corresponding logic 1 to register EXTINT before
enabling (initializing) or re-enabling the interrupt, to clear bit EXTINT that might be set by
changing the polarity.
Table 41.
External interrupt polarity register (EXTPOLAR - address 0xE01F C14C) bit
description
Bit
Symbol
Value
Description
Reset
value
0
EXTPOLAR0 0
EINT0 is low-active or falling-edge sensitive (depending on
EXTMODE0)
0
1
EINT0 is high-active or rising-edge sensitive (depending on
EXTMODE0)
1
EXTPOLAR1 0
EINT1 is low-active or falling-edge sensitive (depending on
EXTMODE1)
0
1
EINT1 is high-active or rising-edge sensitive (depending on
EXTMODE1)
2
EXTPOLAR2 0
EINT2 is low-active or falling-edge sensitive (depending on
EXTMODE2)
0
1
EINT2 is high-active or rising-edge sensitive (depending on
EXTMODE2)
7:3
-
-
reserved, user software must not write logic 1s to reserved
bits; value read from a reserved bit is not defined
n/a