
External Bus Interface (EBI)
MPC5644A Microcontroller Reference Manual, Rev. 6
314
Freescale Semiconductor
Figure 14-23. Burst 32-bit Read Cycle, Zero Wait States
Figure 14-24. Burst 32-bit Read Cycle, One Initial Wait State
14.5.2.5.1
TBDIP effect on burst transfer
Some memories require different timing on the BDIP signal than the default to run burst cycles. Using the
default value of TBDIP=0 in the appropriate EBI Base Register results in BDIP being asserted (SCY+1)
cycles after the address transfer phase, and being held asserted throughout the cycle regardless of the wait
CLKOUT
ADDR[3:31]
BDIP
TA
RD_WR
TS
OE
CS[
n
]
Expects more data
ADDR[29:31] = 000
DATA is valid
DATA[0:31]
Wait state
CLKOUT
ADDR[3:31]
BDIP
TA
RD_WR
TS
OE
CS[
n
]
Expects more data
ADDR[29:31] = 000
DATA is valid
DATA[0:31]
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...