
Memory Protection Unit (MPU)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
265
13.4.2.4.2
MPU Region Descriptor n, Word 1 (MPU_RGDn.Word1)
The second word of the MPU region descriptor defines the 31-modulo-32 byte end address of the memory
region. Writes to this word clear the region descriptor’s valid bit.
13.4.2.4.3
MPU Region Descriptor n, Word 2 (MPU_RGDn.Word2)
The third word of the MPU region descriptor defines the access control rights of the memory region. The
access control privileges are dependent on two broad classifications of bus masters. Bus masters 0–3 are
typically reserved for processor cores. The corresponding access control is a 6-bit field defining separate
privilege rights for user and supervisor mode accesses as well as the optional inclusion of a process
identification field within the definition. Bus masters 4–7 are typically reserved for data movement
engines and their capabilities are limited to separate read and write permissions. For these fields, the bus
master number refers to the physical master ID defined in
Table 13-6. MPU_RGDn Word 0 field description
Field
Description
0–26
SRTADD
R
Start Address
This field defines the most significant bits of the 0-modulo-32 byte start address of the memory region.
Address:
MPU_BASE (0xFFF1_0000) + (16*
n
) + 0x4 (MPU_RGD
n
.Word1)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ENDADDR[26:11]
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ENDADDR[10:0]
W
Reset
–
–
–
–
–
–
–
–
–
–
–
1
1
1
1
1
= not implemented
Figure 13-5. MPU Region Descriptor n, Word 1 Register (MPU_RGDn.Word1)
Table 13-7. MPU_RGDn Word 1 field description
Field
Description
0–26
ENDADD
R
End Address
This field defines the most significant bits of the 31-modulo-32 byte end address of the memory region.
There are no hardware checks to verify that ENDADDR > SRTADDR; the software must properly load
these region descriptor fields.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...