
Flash memory
MPC5644A Microcontroller Reference Manual, Rev. 6
240
Freescale Semiconductor
12.3.2.12 User Test 1 (UT1) Register
The User Test 1 (UT1) Register provides added controllability to UTest.
MRV
Margin Read Value
MRV selects the margin level that is being checked. Margin can be checked to an erased level
(MRV = 1) or to a programmed level (MRV = 0). In order for this value to be valid, MRE must also be
set. MRV is not writable if AID is low.
0: Zero’s margin reads are requested.
1: One’s margin reads are requested.
EIE
ECC Data Input Enable
EIE enables the input registers (DSI and DAI) to be the source of data for the array. This is useful in
the ECC logic check. If this bit is set, data read through a BIU read request will be from the DSI and
DAI registers when an address match is achieved to the AR. EIE is not simultaneously writable to a 1
as UTI is being cleared to a 0.
0: Data read is from the flash array.
1: Data read is from the DSI and DAI registers.
AIS
Array Integrity Sequence
AIS determines the address sequence to be used during array integrity checks. The default sequence
(AIS = 0) is meant to replicate sequences normal “user” code follows, and thoroughly checks the read
propagation paths. This sequence is proprietary. The alternative sequence (AIS = 1) is just logically
sequential.
It should be noted that the time to run a sequential sequence is significantly shorter than the time to run
the proprietary sequence. If MRE is set, AIS has no effect.
0: Array integrity sequence is proprietary sequence.
1: Array integrity sequence is sequential.
AIE
Array Integrity Enable
AIE set to one starts the array integrity check done on all selected and unlocked blocks. The address
sequence selected is determined by bit AIS, and the MISR (UMISR0 through UMISR4) can be checked
after the operation is complete, to determine if a correct signature is obtained. Once an Array Integrity
operation is requested (AIE = 1), it may be terminated by clearing AIE if the operation has finished
(AID = 1) or aborted by clearing AIE if the operation is ongoing (AID = 0). AIE is not simultaneously
writable to a 1 as UTI is being cleared to a 0.
0: Array integrity checks are not enabled.
1: Array integrity checks are enabled.
AID
Array Integrity Done
AID is cleared upon an Array integrity check being enabled (to signify the operation is ongoing). Once
completed, AID is set to indicate that the array integrity check is complete. At this time the MISR
(UMISR registers) can be checked. AID can not be written, and is status only.
0: Array integrity check is ongoing.
1: Array integrity check is done.
Table 12-15. UT0 field descriptions (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...