![NXP Semiconductors MPC5605BK Reference Manual Download Page 621](http://html.mh-extra.com/html/nxp-semiconductors/mpc5605bk/mpc5605bk_reference-manual_1721852621.webp)
Chapter 26 Deserial Serial Peripheral Interface (DSPI)
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor
619
Figure 26-12. SPI serial protocol overview
The DSPI has six peripheral chip select (CS
x
) signals that are be used to select which of the slaves to
communicate with.
Transfer protocols and timing properties are shared by the three DSPI configurations; these properties are
described independently of the configuration in
Section 26.6.5, Transfer formats
delay settings are described in
Section 26.6.4, DSPI baud rate and clock delay generation
Section 26.6.8, Power saving features
, for information on the power-saving features of the DSPI.
26.6.1
Modes of operation
The DSPI modules have the following available distinct modes:
•
Master mode
•
Slave mode
•
Module Disable mode
•
Debug mode
Master, slave, and module disable modes are module-specific modes whereas debug mode is
device-specific.
The module-specific modes are determined by bits in the DSPI
x
_MCR. Debug mode is a mode that the
entire device can enter in parallel with the DSPI being configured in one of its module-specific modes.
26.6.1.1
Master mode
In master mode the DSPI can initiate communications with peripheral devices. The DSPI operates as bus
master when the MSTR bit in the DSPI
x
_MCR is set. The serial communications clock (SCK) is
controlled by the master DSPI. All three DSPI configurations are valid in master mode.
In SPI configuration, master mode transfer attributes are controlled by the SPI command in the current TX
FIFO entry. The CTAS field in the SPI command selects which of the DSPI
x
_CTARs are used to set the
transfer attributes. Transfer attribute control is on a frame by frame basis.
Section 26.6.3, Serial peripheral interface (SPI) configuration
for more details.
DSPI Master
Shift register
Baud rate generator
DSPI Slave
Shift register
SOUT_
x
SIN_
x
SOUT_
x
SIN_
x
SCK_
x
SCK_
x
CS_
x
CS0_
x
Summary of Contents for MPC5605BK
Page 2: ...This page is intentionally left blank...
Page 20: ...MPC5606BK Microcontroller Reference Manual Rev 2 20 Freescale Semiconductor...
Page 103: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 103 Clocks and power...
Page 645: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 643 Timers...
Page 715: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 713 ADC system...
Page 787: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 787 Memory...
Page 893: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 893 Integrity...
Page 943: ...MPC5606BK Microcontroller Reference Manual Rev 2 Freescale Semiconductor 943 Debug...