![NXP Semiconductors MPC555 User Manual Download Page 172](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082172.webp)
MPC555
/
MPC556
CENTRAL PROCESSING UNIT
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
3-50
Execution resumes at offset 0x01300 from the base address indicated by MSR
IP
.
3.15.4.14 Implementation-Specific Data Storage Protection Error Interrupt
The implementation-specific data storage protection error interrupt occurs in the fol-
lowing case:
• The access violates the storage protection.
The following registers are set:
Register Name
Bits
Description
Save/Restore Register 0 (SRR0)
Set to the effective address of the instruction that caused the
interrupt
Save/Restore Register 1 (SRR1)
1
Set to 0
2
Set to 0
3
Set to 1 if the fetch access was to a guarded storage when
MSR
IR
= 1, otherwise set to 0
4
Set to 1 if the storage access is not permitted by the protec-
tion mechanism; otherwise set to 0
10
Set to 0
11:15
Set to 0
Other
Loaded from bits 16:31 of MSR. In the current implementa-
tion, Bit 30 of the SRR1 is never cleared, except by loading a
zero value from MSR
RI
Machine State Register (MSR)
IP
No change
ME
No change
LE
Bit is copied from ILE
Other
Set to 0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..