MPC555
/
MPC556
CENTRAL PROCESSING UNIT
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
3-49
Execution resumes at offset 0x01000 from the base address indicated by MSR
IP
.
3.15.4.13 Implementation-Specific Instruction Storage Protection Error Interrupt
The implementation-specific instruction storage protection error interrupt occurs in the
following cases:
• The fetch access violates storage protection.
• The fetch access is to guarded storage and MSR
IR
= 1.
The following registers are set:
Register Name
Bits
Description
Save/Restore Register 0 (SRR0)
Set to the effective address of the instruction that caused the
interrupt
Save/Restore Register 1 (SRR1)
1:4
Set to 0
10:15
Set to 0
Other
Loaded from bits 16:31 of MSR. In the current implementa-
tion, Bit 30 of the SRR1 is never cleared, except by loading a
zero value from MSR
RI
Machine State Register (MSR)
IP
No change
ME
No change
LE
Bit is copied from ILE
Other
Set to 0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..