8.2.17 COP Control Register (SIM_COPC)
All of the bits in this register can be written only once after a reset.
Address: 4004_7000h base + 1100h offset = 4004_8100h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
1
1
0
0
SIM_COPC field descriptions
Field
Description
31–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3–2
COPT
COP Watchdog Timeout
This write-once field selects the timeout period of the COP. COPT along with the COPCLKS field define
the COP timeout period.
00
COP disabled
01
COP timeout after 2
5
LPO cycles or 2
13
bus clock cycles
10
COP timeout after 2
8
LPO cycles or 2
16
bus clock cycles
11
COP timeout after 2
10
LPO cycles or 2
18
bus clock cycles
1
COPCLKS
COP Clock Select
This write-once field selects the clock source of the COP watchdog.
0
Internal 1 kHz clock is source to COP.
1
Bus clock is source to COP.
0
COPW
COP Windowed Mode
Windowed mode is supported only when COP is running from the bus clock. The COP window is opened
three quarters through the timeout period.
0
Normal mode
1
Windowed mode
Memory map and register definition
MKW01Z128 MCU Reference Manual, Rev. 3, 04/2016
172
Freescale Semiconductor, Inc.
Summary of Contents for MKW01Z128
Page 7: ...MKW01xxRM Reference Manual Rev 3 04 2016 viii Freescale Semiconductor Inc...
Page 11: ...MKW01xxRM Reference Manual Rev 3 04 2016 xii Freescale Semiconductor Inc...
Page 133: ...MKW01Z128 MCU Reference Manual Rev 3 04 2016 2 Freescale Semiconductor Inc...
Page 233: ...Module clocks MKW01Z128 MCU Reference Manual Rev 3 04 2016 102 Freescale Semiconductor Inc...
Page 513: ...Interrupts MKW01Z128 MCU Reference Manual Rev 3 04 2016 382 Freescale Semiconductor Inc...
Page 633: ...CMP Trigger Mode MKW01Z128 MCU Reference Manual Rev 3 04 2016 502 Freescale Semiconductor Inc...