Chapter 4
Reset and Boot
4.1 Introduction
The reset sources supported in this MCU are listed in the table found here.
Table 4-1. Reset sources
Reset sources
Description
POR reset
•
System resets
•
•
•
Computer operating properly (COP) watchdog reset
•
Low leakage wakeup (LLWU) reset
•
Multipurpose clock generator loss of clock (LOC) reset
•
Multipurpose clock generator loss of lock (LOL) reset
•
Stop mode acknowledge error (SACKERR)
•
•
•
Debug reset
•
Each of the system reset sources has an associated bit in the System Reset Status (SRS)
registers. See the
The MCU can exit and reset in functional mode where the CPU is executing code
(default) or the CPU is in a debug halted state. There are several boot options that can be
configured. See
for more details.
4.2 Reset
The information found here discusses basic reset mechanisms and sources.
Some modules that cause resets can be configured to cause interrupts instead. Consult the
individual peripheral chapters for more information.
MKW01Z128 MCU Reference Manual, Rev. 3, 04/2016
Freescale Semiconductor, Inc.
103
Summary of Contents for MKW01Z128
Page 7: ...MKW01xxRM Reference Manual Rev 3 04 2016 viii Freescale Semiconductor Inc...
Page 11: ...MKW01xxRM Reference Manual Rev 3 04 2016 xii Freescale Semiconductor Inc...
Page 133: ...MKW01Z128 MCU Reference Manual Rev 3 04 2016 2 Freescale Semiconductor Inc...
Page 233: ...Module clocks MKW01Z128 MCU Reference Manual Rev 3 04 2016 102 Freescale Semiconductor Inc...
Page 513: ...Interrupts MKW01Z128 MCU Reference Manual Rev 3 04 2016 382 Freescale Semiconductor Inc...
Page 633: ...CMP Trigger Mode MKW01Z128 MCU Reference Manual Rev 3 04 2016 502 Freescale Semiconductor Inc...