![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 798](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847798.webp)
I2Sx_TCR4 field descriptions (continued)
Field
Description
28
FCONT
FIFO Continue on Error
Configures when the SAI will continue transmitting after a FIFO error has been detected.
0
On FIFO error, the SAI will continue from the start of the next frame after the FIFO error flag has been
cleared.
1
On FIFO error, the SAI will continue from the same word that caused the FIFO error to set after the
FIFO warning flag has been cleared.
27–26
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
25–24
FPACK
FIFO Packing Mode
Enables packing of 8-bit data or 16-bit data into each 32-bit FIFO word. If the word size is greater than 8-
bit or 16-bit then only the first 8-bit or 16-bits are loaded from the FIFO. The first word in each frame
always starts with a new 32-bit FIFO word and the first bit shifted must be configured within the first
packed word. When FIFO packing is enabled, the FIFO write pointer will only increment when the full 32-
bit FIFO word has been written by software.
00
FIFO packing is disabled
01
Reserved
10
8-bit FIFO packing is enabled
11
16-bit FIFO packing is enabled
23–17
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
16
FRSZ
Frame size
Configures the number of words in each frame. The value written must be one less than the number of
words in the frame. For example, write 0 for one word per frame. The maximum supported frame size is 2
words.
15–13
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
12–8
SYWD
Sync Width
Configures the length of the frame sync in number of bit clocks. The value written must be one less than
the number of bit clocks. For example, write 0 for the frame sync to assert for one bit clock only. The sync
width cannot be configured longer than the first word of the frame.
7–5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
4
MF
MSB First
Configures whether the LSB or the MSB is transmitted first.
0
LSB is transmitted first.
1
MSB is transmitted first.
3
FSE
Frame Sync Early
0
Frame sync asserts with the first bit of the frame.
1
Frame sync asserts one bit before the first bit of the frame.
2
ONDEM
On Demand Mode
Table continues on the next page...
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
798
Freescale Semiconductor, Inc.