![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 613](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847613.webp)
36.2.3 Block diagram
The following figure is a functional block diagram of the I2C module.
Interrupt
Write/Read
Address
SCL
SDA
Module Enable
CTRL_REG
DATA_MUX
ADDR_DECODE
DATA_REG
STATUS_REG
ADDR_REG
FREQ_REG
Input
Sync
Clock
Control
START
STOP
Arbitration
Control
In/Out
Data
Shift
Register
Address
Compare
Figure 36-1. I2C Functional block diagram
36.3 I
2
C signal descriptions
The signal properties of I
2
C are shown in the table found here.
Table 36-1. I
2
C signal descriptions
Signal
Description
I/O
SCL
Bidirectional serial clock line of the I
2
C system.
I/O
SDA
Bidirectional serial data line of the I
2
C system.
I/O
Chapter 36 Inter-Integrated Circuit (I2C)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
613