![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 488](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847488.webp)
30.1.4 PIT/DAC triggers
PIT Channel 0 is configured as the DAC hardware trigger source. For more details, see
the
chapter.
30.2 Introduction
The PIT module is an array of timers that can be used to raise interrupts and trigger DMA
channels.
30.2.1 Block diagram
The following figure shows the block diagram of the PIT module.
Timer n
Timer 1
PIT
registers
Peripheral bus
load_value
PIT
Triggers
Peripheral
bus clock
Interrupts
Figure 30-1. Block diagram of the PIT
NOTE
See the chip-specific PIT information for the number of PIT
channels used in this MCU.
Introduction
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
488
Freescale Semiconductor, Inc.