![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 118](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847118.webp)
1
A
PTE0
B
PTE1
C
PTD5
D
USB0_DM
E
USB0_DP
F
PTE21
G
PTE20
1
H
PTE29
2
PTD7
PTD6/
LLWU_P15
PTD2
VREGIN
VOUT33
PTE23
PTE22
2
PTE30
3
PTD4/
LLWU_P14
PTD3
PTD0
PTA0
VSS
VSSA
VREFL
3
PTE31
4
PTD1
PTC10
VSS
PTA1
VDD
VDDA
VREFH
4
PTE24
5
PTC11
PTC9
NC
PTA3
PTA2
PTA5
PTA4
5
PTE25
6
PTC8
PTC7
PTC1/
LLWU_P6/
RTC_CLKIN
PTB18
PTB16
PTB1
PTA13
6
PTA12
7
PTC6/
LLWU_P10
PTC2
PTB19
PTB17
PTB2
PTB0/
LLWU_P5
VDD
7
VSS
8
A
PTC5/
LLWU_P9
B
PTC4/
LLWU_P8
C
PTC3/
LLWU_P7
D
PTC0
E
PTB3
F
PTA20
G
PTA19
8
H
PTA18
Figure 10-5. 64 MAPBGA Pinout diagram
10.5 Module Signal Description Tables
10.5.1 Core modules
Table 10-2. SWD signal descriptions
Chip signal name
Module signal
name
Description
I/O
SWD_DIO
SWD_DIO
Serial Wire Debug Data Input/Output
The SWD_DIO pin is used by an external debug tool for
communication and device control. This pin is pulled up internally.
Input /
Output
SWD_CLK
SWD_CLK
Serial Wire Clock
This pin is the clock for debug logic when in the Serial Wire Debug
mode. This pin is pulled down internally.
Input
Module Signal Description Tables
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
118
Freescale Semiconductor, Inc.