![NXP Semiconductors LPC84x User Manual Download Page 8](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742008.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
8 of 515
NXP Semiconductors
UM11029
Chapter 1: LPC84x Introductory information
1.5 Block diagram
Note: Yellow shaded blocks support general purpose DMA
Fig 1.
LPC84x block diagram aaa-022793
aaa-022793-x
CLKOUT
Vdd
CLKIN
XTALIN
XTALOUT
SWD Port
JTAG Test and
Boundary Scan
interface
RESET
Clock Generation,
Power Control,
and other
System Functions
Voltage Regulator
DEBUG
INTERFACE
IOP bus
GPIOs
GPIOs AND
GPOINT
Flash
interface
Flash
64 kB
General
Purpose
DMA
controller
MTB slave
interface
DMA
registers
CRC
Multilayer
AHB Matrix
AHB to
APB bridge
FAIM
256-bit
T0 Match/
Capture
I2C2,3
COMP
Inputs
ADC Inputs
and Triggers
DAC1 outputs
DAC0 outputs
PIOs
UART0,1,2, 3, 4
SPI0,1
I2C0,1
APB slave group
Watchdog
Osc
Windowed WDT
Note:
SCT Timer/
PWM
ARM
Cortex M0+
System control
IOCON Registers
Flash Registers (NVMC)
CTIMER32
I2C2/3
UARTs 0-4
SPI0/1
I2C0/1
Periph Input Mux Selects
Comparator
PMU Registers
12-bit ADC
10-bit DAC1
10-bit DAC0
FAIM Registers
Switch Matrix
Wakeup Timer
Multi-Rate Timer
Boot ROM
16 kB
SRAM/MTB
8 kB
SRAM
8 kB
Yellow shaded blocks support general purpose DMA