
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
328 of 487
NXP Semiconductors
UM10800
Chapter 21: 12-bit Analog-to-Digital Converter (ADC)
21.6.1 ADC Control Register
This register specifies the clock divider value to be used to generate the ADC clock and
general operating mode bits including a low power mode that allows the A/D to be turned
off to save power when not in use.
THR0_HIGH
R/W
0x058
A/D High Compare Threshold Register 0: Contains the upper
threshold level for automatic threshold comparison for any
channels linked to threshold pair 0.
0x0
THR1_HIGH
R/W
0x05C
A/D High Compare Threshold Register 1: Contains the upper
threshold level for automatic threshold comparison for any
channels linked to threshold pair 1.
0x0
CHAN_THRSEL
R/W
0x060
A/D Channel-Threshold Select Register. Specifies which set
of threshold compare registers are to be used for each
channel
0x0
INTEN
R/W
0x064
A/D Interrupt Enable Register. This register contains enable
bits that enable the sequence-A, sequence-B, threshold
compare and data overrun interrupts to be generated.
0x0
FLAGS
R/W
0x068
A/D Flags Register. Contains the four interrupt request flags
and the individual component overrun and
threshold-compare flags. (The overrun bits replicate
information stored in the result registers).
0x0
TRM
R/W
0x06C
ADC trim register.
0x0000
0F00
Table 279. Register overview : ADC (base address 0x4001 C000 )
Name
Access
Address
offset
Description
Reset
value
Reference
Table 280. A/D Control Register (CTRL, addresses 0x4001 C000) bit description
Bit
Symbol
Value
Description
Reset
value
7:0
CLKDIV
The system clock is divided by this value plus one to produce the sampling clock.
The sampling clock should be less than or equal to 30 MHz for 1.2 Msamples/s.
Typically, software should program the smallest value in this field that yields this
maximum clock rate or slightly less, but in certain cases (such as a
high-impedance analog source) a slower clock may be desirable.
0
9:8
-
Reserved.Do not write a one to these bits.
0