
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
280 of 487
NXP Semiconductors
UM10800
Chapter 16: LPC82x SCTimer/PWM
16.6.17 SCT event flag register
This register records events. Writing ones to this register clears the corresponding flags
and negates the SCT interrupt request if all enabled flag register bits are zero.
16.6.18 SCT conflict interrupt enable register
This register enables the no-change conflict events specified in the SCT conflict resolution
register to generate an interrupt request.
16.6.19 SCT conflict flag register
This register records a no-change conflict occurrence and provides details of a bus error.
Writing ones to the NCFLAG bits clears the corresponding read bits and negates the SCT
interrupt request if all enabled Flag bits are zero.
Table 239. SCT event flag register (EVFLAG, address 0x5000 40F4) bit description
Bit
Symbol
Description
Reset
value
7:0
FLAG
Bit n is one if event n has occurred since reset or a 1 was last written to
this bit (event 0 = bit 0, event 1 = bit 1,..., event 7 = bit 7).
0
31:
8
-
Reserved
-
Table 240. SCT conflict interrupt enable register (CONEN, address 0x5000 40F8) bit
description
Bit
Symbol
Description
Reset
value
5:0
NCEN
The SCT requests an interrupt when bit n of this register and the
SCT conflict flag register are both one (output 0 = bit 0, output 1 =
bit 1,..., output 5 = bit 5).
0
31:6
-
Reserved
Table 241. SCT conflict flag register (CONFLAG, address 0x5000 40FC) bit description
Bit
Symbol
Description
Reset
value
5:0
NCFLAG
Bit n is one if a no-change conflict event occurred on output n
since reset or a 1 was last written to this bit (output 0 = bit 0,
output 1 = bit 1,..., output 5 = bit 5).
0
29:6
-
Reserved.
-
30
BUSERRL
The most recent bus error from this SCT involved writing CTR
L/Unified, STATE L/Unified, MATCH L/Unified, or the Output
register when the L/U counter was not halted. A word write to
certain L and H registers can be half successful and half
unsuccessful.
0
31
BUSERRH
The most recent bus error from this SCT involved writing CTR
H, STATE H, MATCH H, or the Output register when the H
counter was not halted.
0