
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
198 of 487
NXP Semiconductors
UM10800
Chapter 13: LPC82x USART0/1/2
13.6.6 USART Receiver Data register
The RXDAT register contains the last character received before any overrun.
Remark:
Reading this register changes the status flags in the RXDATSTAT register.
Table 180. USART Interrupt Enable clear register (INTENCLR, address 0x4006 4010
(USART0), 0x4006 8010 (USART1), 0x4006 C010 (USART2)) bit description
Bit
Symbol
Description
Reset
Value
0
RXRDYCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
1
-
Reserved. Read value is undefined, only zero should be
written.
NA
2
TXRDYCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
3
TXIDLECLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
4
-
Reserved. Read value is undefined, only zero should be
written.
NA
5
DELTACTSCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
6
TXDISINTCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
7
-
Reserved. Read value is undefined, only zero should be
written.
NA
8
OVERRUNCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
10:9
-
Reserved. Read value is undefined, only zero should be
written.
NA
11
DELTARXBRKCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
12
STARTCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
13
FRAMERRCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
14
PARITYERRCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
15
RXNOISECLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
16
ABERRCLR
Writing 1 clears the corresponding bit in the INTENSET
register.
0
31:17 -
Reserved. Read value is undefined, only zero should be
written.
NA