
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
57 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.42 Start enable register 1
The STARTER1 register selects additional interrupts that may wake up the part from
deep-sleep and power-down modes.
Some interrupts are typically used in sleep mode only and will not occur during
deep-sleep or power-down modes because relevant clocks are stopped. However, it is
possible to enable those clocks (significantly increasing power consumption in the
reduced power mode), making these wake-ups possible.
The pattern match feature of the pin interrupt requires a clock in order to operate, and will
not wake up the device from reduced power modes beyond Sleep mode.
Remark:
Also enable the corresponding interrupts in the NVIC. See
Set-Enable Register 1 register”
15
CT32B4
Standard counter/timer CT32B4 wake-up. 0 = Wake-up disabled. 1 = Wake-up
enabled.Typically used in sleep mode only since the peripheral clock must be running for it
to function.
0
16
SCT0
SCT0 wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled.Typically used in sleep mode
only since the peripheral clock must be running for it to function.
0
17
USART0
USART0 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral
interrupt.
0
18
USART1
USART1 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral
interrupt.
0
19
USART2
USART2 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral
interrupt.
0
20
USART3
USART2 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral
interrupt.
0
21
I2C0
I2C0 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral interrupt.
0
22
I2C1
I2C1 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral interrupt.
0
23
I2C2
I2C2 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral interrupt.
0
24
SPI0
SPI0 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral interrupt.
0
25
SPI1
SPI1 interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled. Peripheral interrupt.
0
26
ADC0_SEQA
ADC0 sequence A interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up
enabled.Typically used in sleep mode only since the peripheral clock must be running for it
to function.
0
27
ADC0_SEQB
ADC0 sequence B interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up
enabled.Typically used in sleep mode only since the peripheral clock must be running for it
to function.
0
28
ADC0_THCMP ADC0 threshold and error interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up
enabled.Typically used in sleep mode only since the peripheral clock must be running for it
to function.
0
29
RTC
RTC interrupt alarm and wake-up timer. 0 = Wake-up disabled. 1 = Wake-up enabled.
0
30
-
Reserved. Read value is undefined, only zero should be written.
-
31
MAILBOX
Mailbox interrupt wake-up. 0 = Wake-up disabled. 1 = Wake-up enabled.At least one CPU
must be running in order for a mailbox interrupt to occur. Present on LPC54102 devices.
0
Table 75.
Start enable register 0 (STARTER0, address 0x4000 0240) bit description
…continued
Bit
Symbol
Description
Reset
value