
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
215 of 464
NXP Semiconductors
UM10850
Chapter 14: LPC5410x Standard counter/timers (CT32B0/1/2/3/4)
Table 261. Timer external match registers (EMR, address offset 0x03C) bit description
Bit
Symbol
Value Description
Reset
value
0
EM0
External Match 0. This bit reflects the state of output MAT0, whether or not this output is
connected to a pin. When a match occurs between the TC and MR0, this bit can either
toggle, go LOW, go HIGH, or do nothing, as selected by EMR[5:4]. This bit is driven to
the MAT pins if the match function is selected via IOCON. 0 = LOW. 1 = HIGH.
0
1
EM1
External Match 1. This bit reflects the state of output MAT1, whether or not this output is
connected to a pin. When a match occurs between the TC and MR1, this bit can either
toggle, go LOW, go HIGH, or do nothing, as selected by EMR[7:6]. This bit is driven to
the MAT pins if the match function is selected via IOCON. 0 = LOW. 1 = HIGH.
0
2
EM2
External Match 2. This bit reflects the state of output MAT2, whether or not this output is
connected to a pin. When a match occurs between the TC and MR2, this bit can either
toggle, go LOW, go HIGH, or do nothing, as selected by EMR[9:8]. This bit is driven to
the MAT pins if the match function is selected via IOCON. 0 = LOW. 1 = HIGH.
0
3
EM3
External Match 3. This bit reflects the state of output MAT3, whether or not this output is
connected to a pin. When a match occurs between the TC and MR3, this bit can either
toggle, go LOW, go HIGH, or do nothing, as selected by MR[11:10]. This bit is driven to
the MAT pins if the match function is selected via IOCON. 0 = LOW. 1 = HIGH.
0
5:4
EMC0
External Match Control 0. Determines the functionality of External Match 0.
00
0x0
Do Nothing.
0x1
Clear. Clear the corresponding External Match bit/output to 0 (MAT0 pin is LOW if
pinned out).
0x2
Set. Set the corresponding External Match bit/output to 1 (MAT0 pin is HIGH if pinned
out).
0x3
Toggle. Toggle the corresponding External Match bit/output.
7:6
EMC1
External Match Control 1. Determines the functionality of External Match 1.
00
0x0
Do Nothing.
0x1
Clear. Clear the corresponding External Match bit/output to 0 (MAT1 pin is LOW if
pinned out).
0x2
Set. Set the corresponding External Match bit/output to 1 (MAT1 pin is HIGH if pinned
out).
0x3
Toggle. Toggle the corresponding External Match bit/output.
9:8
EMC2
External Match Control 2. Determines the functionality of External Match 2.
00
0x0
Do Nothing.
0x1
Clear. Clear the corresponding External Match bit/output to 0 (MAT2 pin is LOW if
pinned out).
0x2
Set. Set the corresponding External Match bit/output to 1 (MAT2 pin is HIGH if pinned
out).
0x3
Toggle. Toggle the corresponding External Match bit/output.
11:10
EMC3
External Match Control 3. Determines the functionality of External Match 3.
00
0x0
Do Nothing.
0x1
Clear. Clear the corresponding External Match bit/output to 0 (MAT3 pin is LOW if
pinned out).
0x2
Set. Set the corresponding External Match bit/output to 1 (MAT3 pin is HIGH if pinned
out).
0x3
Toggle. Toggle the corresponding External Match bit/output.
31:12
-
Reserved. Read value is undefined, only zero should be written.
NA