
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
210 of 464
NXP Semiconductors
UM10850
Chapter 14: LPC5410x Standard counter/timers (CT32B0/1/2/3/4)
14.7.3 Timer Counter registers
The 32-bit Timer Counter register is incremented when the prescale counter reaches its
terminal count. Unless it is reset before reaching its upper limit, the Timer Counter will
count up through the value 0xFFFF FFFF and then wrap back to the value 0x0000 0000.
This event does not cause an interrupt, but a match register can be used to detect an
overflow if needed.
1
CRST
Counter reset.
0
0
Disabled. Do nothing.
1
Enabled. The Timer Counter and the Prescale Counter are
synchronously reset on the next positive edge of PCLK. The
counters remain reset until TCR[1] is returned to zero.
31:2
-
Reserved. Read value is undefined, only zero should be written. NA
Table 245. Timer Control Register (TCR, address offset 0x004) bit description
Bit
Symbol
Value
Description
Reset
value
Table 246. Address map TC register
Peripheral
Base address
Offset
Increment
Dimension
CT32B0
0x400B 4000
0x008
-
1
CT32B1
0x400B 8000
0x008
-
1
CT32B2
0x4000 4000
0x008
-
1
CT32B3
0x4000 8000
0x008
-
1
CT32B4
0x4000 C000
0x004
-
1
Table 247. Timer counter registers (TC, address offset 0x08) bit description
Bit
Symbol
Description
Reset value
31:0
TCVAL
Timer counter value.
0