![NXP Semiconductors LPC43Sxx User Manual Download Page 663](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827663.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
663 of 1441
NXP Semiconductors
UM10503
Chapter 25: LPC43xx/LPC43Sxx USB0 Host/Device/OTG controller
25.6.8.2 Host mode
This 32-bit register contains the address of the next asynchronous queue head to be
executed by the host. Bits [4:0] of this register cannot be modified by the system software
and will always return a zero when read.
25.6.9 TT Control register (TTCTRL)
25.6.9.1 Device mode
This register is not used in device mode.
25.6.9.2 Host mode
This register contains parameters needed for internal TT operations. This register is used
by the host controller only. Writes must be in Dwords.
25.6.10 Burst Size register (BURSTSIZE)
This register is used to control and dynamically change the burst size used during data
movement on the master interface of the USB DMA controller. Writes must be in Dwords.
The default for the length of a burst of 32-bit words for RX and TX DMA data transfers is
16 words each.
Remark:
The value of the fields TXPBURST/RXPBURST in register BURSTSIZE
depends on the setting of the SBUSCFG register.
Table 481. USB Endpoint List Address register in device mode (ENDPOINTLISTADDR - address 0x4000 6158) bit
description
Bit
Symbol
Description
Reset
value
Access
10:0
-
Reserved
0
-
31:11
EPBASE31_11
Endpoint list pointer (low)
These bits correspond to memory address signals 31:11, respectively. This
field will reference a list of up to 12 Queue Heads (QH). (i.e. one queue head
per endpoint and direction.)
-
R/W
Table 482. USB Asynchronous List Address register in host mode (ASYNCLISTADDR- address 0x4000 6158) bit
description
Bit
Symbol
Description
Reset
value
Access
4:0
-
Reserved
0
-
31:5
ASYBASE31_5
Link pointer (Low) LPL
These bits correspond to memory address signals 31:5, respectively. This
field may only reference a Queue Head (OH).
-
R/W
Table 483. USB TT Control register in host mode (TTCTRL - address 0x4000 615C) bit description
Bit
Symbol
Description
Reset
value
Access
23:0
-
Reserved.
0
-
30:24
TTHA
Hub address when FS or LS device are connected directly.
N/A
R/W
31
-
Reserved.
0