![NXP Semiconductors LPC43Sxx User Manual Download Page 512](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827512.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
512 of 1441
NXP Semiconductors
UM10503
Chapter 21: LPC43xx/LPC43Sxx General Purpose DMA (GPDMA)
Table 331. Peripheral connections to the DMA controller and matching flow control signals
Peripheral
Number
DMA
muxing
option
(see
)
SREQ
BREQ
0
0x0
SPIFI
SPIFI
0x1
-
SCT CTOUT_2
0x2
-
SGPIO14
0x3
-
Timer3 match 1
1
0x0
-
Timer0 match 0
0x1
-
USART0 transmit
0x2
Reserved
Reserved
0x3
Reserved
AES in
2
0x0
-
Timer0 match 1
0x1
-
USART0 receive
0x2
Reserved
Reserved
0x3
Reserved
AES out
3
0x0
-
Timer1 match 0
0x1
-
UART1 transmit
0x2
-
I2S1 DMA request 1
0x3
SSP1 transmit
SSP1 transmit
4
0x0
-
Timer1 match 1
0x1
-
UART1 receive
0x2
-
I2S1 DMA request 2
0x3
SSP1 receive
SSP1 receive
5
0x0
-
Timer2 match 0
0x1
-
USART2 transmit
0x2
SSP1 transmit
SSP1 transmit
0x3
-
SGPIO15
6
0x0
-
Timer2 match 1
0x1
-
USART2 receive
0x2
SSP1 receive
SSP1 receive
0x3
-
SGPIO14
7
0x0
-
Timer3 match 0
0x1
-
USART3 transmit
0x2
-
SCT DMA request 0
0x3
Reserved
ADCHS write
8
0x0
-
Timer3 match 1
0x1
-
USART3 receive
0x2
-
SCT DMA request 1
0x3
Reserved
ADCHS read