![NXP Semiconductors LPC43Sxx User Manual Download Page 1051](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271051.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1051 of 1441
NXP Semiconductors
UM10503
Chapter 33: LPC43xx/LPC43Sxx Motor Control PWM (MOTOCONPWM)
33.7.10.2 MCPWM Count Control set address
Writing one(s) to this write-only address sets the corresponding bit(s) in CNTCON.
14
TC2MCI1_RE
Counter 2 rising edge mode, channel 1.
0
0
A rising edge on MCI1 does not affect counter 2.
1
If MODE2 is 1, counter 2 advances on a rising edge on MCI1.
15
TC2MCI1_FE
Counter 2 falling edge mode, channel 1.
0
0
A falling edge on MCI1 does not affect counter 2.
1
If MODE2 is 1, counter 2 advances on a falling edge on MCI1.
16
TC2MCI2_RE
Counter 2 rising edge mode, channel 2.
0
0
A rising edge on MCI2 does not affect counter 2.
1
If MODE2 is 1, counter 2 advances on a rising edge on MCI2.
17
TC2MCI2_FE
Counter 2 falling edge mode, channel 2.
0
0
A falling edge on MCI2 does not affect counter 2.
1
If MODE2 is 1, counter 2 advances on a falling edge on MCI2.
28:18 -
-
Reserved.
-
29
CNTR0
Channel 0 counter/timer mode.
0
0
Channel 0 is in timer mode.
1
Channel 0 is in counter mode.
30
CNTR1
Channel 1 counter/timer mode.
0
0
Channel 1 is in timer mode.
1
Channel 1 is in counter mode.
31
CNTR2
Channel 2 counter/timer mode.
0
0
Channel 2 is in timer mode.
1
Channel 2 is in counter mode.
Table 818. MCPWM Count Control read address (CNTCON - 0x400A 005C) bit description
Bit
Symbol
Value Description
Reset
value
Table 819. MCPWM Count Control set address (CNTCON_SET - 0x400A 0060) bit description
Bit
Symbol
Description
Reset
value
0
TC0MCI0_RE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
1
TC0MCI0_FE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
2
TC0MCI1_RE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
3
TC0MCI1_FE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
4
TC0MCI2_RE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
5
TC0MCI2_FE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-
6
TC1MCI0_RE_SET
Writing a one sets the corresponding bit in the CNTCON
register.
-