DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
59 of 571
NXP Semiconductors
UM10316
Chapter 4: LPC29xx Reset Generation Unit (RGU)
Cold reset
The following reset source register description is applicable for the COLD reset output of
the RGU, that is activated by the PCR reset, see
. To be able to detect the
source of the next COLD reset the register should be cleared by writing a 0 after read.
Peripherals activated by cold reset
The following reset source register description is applicable to all the reset outputs of the
RGU that are activated by the COLD reset, see
. To be able to detect the next
reset the register should be cleared by writing a 0 after read.
Peripherals activated by warm reset
The following reset source register description is applicable to all the reset outputs of the
RGU that are activated by the WARM reset, see
. To be able to detect the
next reset the register should be cleared by writing a 0 after read.
Table 43.
PCR_RST_SRC register bit description (PCR_RST_SRC, address 0xFFFF 9408)
* = reset value
Bit
Symbol
Access
Value Description
31 to 4
reserved
R
-
Reserved; do not modify. Read as logic 0
3
WDT_TMR
R/W
0*
Reset activated by Watchdog timer
(WDT)
2
RGU
R/W
0*
Reset activated by RGU reset
1 to 0
reserved
R
-
Reserved; do not modify. Read as logic 0
Table 44.
COLD_RST_SRC register bit description (COLD_RST_SRC, address
0xFFFF 940C)
* = reset value
Bit
Symbol
Access
Value Description
31 to 5
reserved
R
-
Reserved; do not modify. Read as logic 0
4
PCR
R/W
1*
Reset activated by PCR reset
3 to 0
reserved
R
-
Reserved; do not modify. Read as logic 0
Table 45.
XX_RST_SRC register bit description (WARM_RST_SRC to SMC_RST_SRC,
addresses 0xFFFF 9410 to 0xFFFF 9498)
* = reset value
Bit
Symbol
Access
Value Description
31 to 6
reserved
R
-
Reserved; do not modify. Read as logic 0
5
COLD
R/W
1*
Reset activated by COLD reset
4 to 0
reserved
R
-
Reserved; do not modify. Read as logic 0
Table 46.
YY_RST_SRC register bit description (GESS_A2V_RST_SRC to AHB_RST_SRC,
address 0xFFFF 94A0 to 0xFFFF 9FF4)
* = reset value
Bit
Symbol
Access
Value Description
31 to 7
reserved
R
-
Reserved; do not modify. Read as logic 0
6
WARM
R/W
1*
Reset activated by WARM reset
5 to 0
reserved
R
-
Reserved; do not modify. Read as logic 0