DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
51 of 571
NXP Semiconductors
UM10316
Chapter 4: LPC29xx Reset Generation Unit (RGU)
4.2 RGU reset status register
The reset status register shows which source (if any) caused the last reset activation per
individual reset output of the RGU. When one (or more) inputs of the RGU caused the
Reset Output to go active (indicated by value’01’), the respective **_RST_SRC register
can be read, see
. The register is cleared by writing 0000 0000h to it.
Table 35.
RESET_CONTROL1 register bit description (RESET_CONTROL1, 0xFFFF 9104)
* = reset value
Bit
Symbol
Access Value Description
31 and
30
reserved
R
-
Reserved; do not modify, write as
logic 0
29
AHB_RST_CTRL
W
-
Activate AHB_RST
28
VIC_RST_CTRL
W
-
Activate VIC_RST
27 to 25
reserved
R
-
Reserved; do not modify. Write as
logic 0
24
USB
W
-
Activate USB_RST
23
DMA_RST_CTRL
W
-
Activate DMA_RST
22
MSCSS_QEI_RST_CTRL
W
-
Activate MSCSS_QEI_RST
21
IVNSS_I2C_RST_CTRL
W
-
Activate IVNSS_I2C_RST
20
MSCSS_TMR_RST_CTRL
W
-
Activate MSCSS_TMR_RST
19
MSCSS_ADC_RST_CTRL
W
-
Activate MSCSS_ADC_RST
18
MSCSS_PWM_RST_CTRL
W
-
Activate MSCSS_PWM_RST
17
MSCSS_A2V_RST_CTRL
W
-
Activate MSCSS_A2V_RST
16
IVNSS_LIN_RST_CTRL
W
-
Activate IVNSS_LIN_RST
15
IVNSS_CAN_RST_CTRL
W
-
Activate IVNSS_CAN_RST
14
IVNSS_A2V_RST_CTRL
W
-
Activate IVNSS_A2V_RST
13
SPI_RST_CTRL
W
-
Activate SPI_RST
12
TMR_RST_CTRL
W
-
Activate TMR_RST
11
UART_RST_CTRL
W
-
Activate UART_RST
10
GPIO_RST_CTRL
W
-
Activate GPIO_RST
9
PESS_A2V_RST_CTRL
W
-
Activate PESS_A2V_RST
8
GESS_A2V_RST_CTRL
W
-
Activate GESS_A2V_RST
7
reserved
R
-
Reserved; do not modify. Write as
logic 0
6
SMC_RST_CTRL
W
-
Activate SMC_RST
5
EMC_RST_CTRL
W
-
Activate EMC_RST
4
FMC_RST_CTRL
W
-
Activate FMC_RST
3 and 2
reserved
R
-
Reserved; do not modify. Read as
logic 0
1
CFID_RST_CTRL
W
-
Activate CFID_RST
0
SCU_RST_CTRL
W
-
Activate SCU_RST