DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
36 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
Remark:
The clock selection in this register depends on whether the register is used for
CGU0 or CGU1. In the CGU0, the low-power oscillator (LP_OSC) or the external crystal
oscillator can be selected as input. In the CGU1, the two CGU0 base clocks
BASE_ICLK0_CLK and BASE_ICLK1_CLK, can be selected instead. In the CGU1, only
one fractional divider register is used.
Table 16.
RDET register bit description (RDET, address 0xFFFF 8018 (CGU0) or 0xFFFF
B018 (CGU1))
* = reset value
Bit
Symbol
Access
Value
Description
31 to 12 reserved
R
-
Reserved
11
FDIV6_PRESENT
R
Activity-detection register for FDIV 6 (CGU0
only)
1*
Clock present
0
Clock not present
10
FDIV5_PRESENT
R
Activity-detection register for FDIV 5 (CGU0
only)
1*
Clock present
0
Clock not present
9
FDIV4_PRESENT
R
Activity-detection register for FDIV 4 (CGU0
only)
1*
Clock present
0
Clock not present
8
FDIV3_PRESENT
R
Activity-detection register for FDIV 3 (CGU0
only)
1*
Clock present
0
Clock not present
7
FDIV2_PRESENT
R
Activity-detection register for FDIV 2 (CGU0
only)
1*
Clock present
0
Clock not present
6
FDIV1_PRESENT
R
Activity-detection register for FDIV 1 (CGU0
only)
1*
Clock present
0
Clock not present
5
FDIV0_PRESENT
R
Activity-detection register for FDIV 0 (CGU0
and CGU1)
1*
Clock present
0
Clock not present
4
PLL240_PRESENT
R
Activity-detection register for 240
°
-shifted
PLL output
1*
Clock present
0
Clock not present
3
PLL120_PRESENT
R
Activity-detection register for 120
°
-shifted
PLL output
1*
Clock present
0
Clock not present